163
T1
CK
A21–
A0
CSn
WR
T2
T3
T4
T5
External space writing
On-chip peripheral module read/write
AD15–
AD0
External
space
write
Internal address
Internal
write
strobe
Internal
data bus
Internal
read
strobe
Internal
data bus
On-chip
supporting
module
write
On-chip
supporting
module
read
External space address
Write data
External space
address
Write data
Read data
On-chip supporting module address
Figure 8.34 Warp Mode Timing (Access to On-Chip Supporting Module and External
Write Cycle)
8.9
Wait State Control
The WCR1–WCR3 registers of the BSC can be set to control sampling of the
WAIT
signal when
accessing various areas, and the number of bus cycle states. Table 8.12 shows the number of bus
cycle states when accessing various areas.
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...