224
Block Diagram of Channel 2: Figure 10.3 shows a block diagram of channel 2. Channel 2 is
capable of 0 output/1 output only.
TCLKA–
TCLKD
φ
,
φ
/2,
φ
/4,
φ
/8
Clock selection
Comparator
Control logic
Module data bus
TIOCA2
TIOCB2
IMIA2
IMIB2
OVI2
TCNT2
GRA2
GRB2
TCR2
TIOR2
TIER2
TSR2
TCNT2: Timer counter 2 (16 bits)
GRA2, GRB2: General registers A2, B2 (input capture/output compare dual use) (16 bits
×
2)
TCR2: Timer control register 2 (8 bits)
TIOR2: Timer I/O control register 2 (8 bits)
TIER2: Timer interrupt enable register 2 (8 bits)
TSR2: Timer status register 2 (8 bits)
Figure 10.3 Block Diagram of Channel 2
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...