573
A.2.9
A/D Control Register (ADCR)
A/D
•
Start Address: H'5FFFEE9
•
Bus Width: 8/16
Register Overview:
Bit:
7
6
5
4
32
1
0
Bit name:
TRGE
—
—
—
—
—
—
—
Initial value:
0
1
1
1
1
1
1
1
R/W:
R/W
—
—
—
—
—
—
—
Table A.10 ADCR Bit Functions
Bit
Bit name
Value
Description
7
Trigger enable bit (TRGE)
0
Start of A/D conversion by external trigger disabled
(Initial value)
1
Start of A/D conversion by rising edge of external
conversion trigger input pin (
ADTRG
) enabled
A.2.10
Timer Start Register (TSTR)
ITU
•
Start Address: H'5FFFF00
•
Bus Width: 8
Register Overview:
Bit:
7
6
5
4
32
1
0
Bit name:
—
—
—
STR4
STR3STR2
STR1
STR0
Initial value:
1
1
1
0
0
0
0
0
R/W:
—
—
—
R/W
R/W
R/W
R/W
R/W
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...