620
Table A.53 RSTCSR Bit Functions
Bit
Bit Name
Value
Description
7
Watchdog timer overflow flag
(WOVF)
0
No TCNT overflow in watchdog timer mode
(Initial value)
Clear Condition: WOVF read, then 0 written in
WOVF
1
TCNT overflow generated in watchdog timer
mode
6
Reset enable (RSTE)
0
No internal reset when TCNT overflows
*
(Initial value)
1
Internal reset when TCNT overflows
5
Reset select (RSTS)
0
Power-on reset
(Initial value)
1
Manual reset
Note:
*
The microprocessor is not reset internally, but TCNT and TCSR within the WDT are reset.
A.2.53
Standby Control Register (SBYCR)
Power-Down State
•
Start Address: H'5FFFFBC
•
Bus Width: 8/16/32
Register Overview:
Bit:
7
6
5
4
32
1
0
Bit name:
SBY
HIZ
—
—
—
—
—
—
Initial value:
0
0
0
1
1
1
1
1
R/W:
R/W
R/W
—
—
—
—
—
—
Table A.54 SBYCR Bit Functions
Bit
Bit Name
Value
Description
7
Standby (SBY)
0
Shift to sleep mode on execution of SLEEP
instruction
(Initial value)
1
Shift to standby mode on execution of SLEEP
instruction
6
Port high impedance (HIZ)
0
Pin states held in standby mode
(Initial value)
1
Pins change to high impedance in standby mode
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...