336
12.1.2
Block Diagram
Figure 12.1 shows a block diagram of the WDT.
φ
/2
φ
/64
φ
/128
φ
/256
φ
/512
φ
/1024
φ
/4096
φ
/8192
Internal
clock sources
Clock
Overflow
Clock
select
Interrupt
control
Reset
control
RSTCSR
TCNT
TCSR
Module bus
Bus
interface
Internal data bus
ITI
(interrupt
signal)
WDTOVF
Internal
reset signal
*
WDT
TCSR: Timer control/status register
TCNT: Timer counter
RSTCSR: Reset control/status register
Note:
*
The internal reset signal can be generated by a register setting. The type of reset can be
selected (power-on or manual reset).
Figure 12.1 Block Diagram of WDT
12.1.3
Pin Configuration
Table 12.1 shows the pin configuration.
Table 12.1
Pin Configuration
Pin
Abbreviation
I/O
Function
Watchdog timer overflow
WDTOVF
O
Outputs the counter overflow signal in
watchdog mode
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...