102
8.1.2
Block Diagram
Figure 8.1 shows a block diagram of the bus state controller.
WCR1
WCR2
WCR3
BCR
DCR
RCR
CASH
,
CASL
CMI interrupt request
DPH, DPL
PEI interrupt request
WAIT
RTCSR
RTCNT
RTCOR
PCR
Internal bus
Interrupt
controller
Bus
interface
Area control
unit
Comparator
Module bus
RD
WRH
,
WRL
HBS
,
LBS
AH
CS7
to
CS0
RAS
Wait control
unit
DRAM
control
unit
Parity control
unit
Peripheral bus
BSC
WCR: Wait state control register
RTCSR: Refresh timer control/status register
BCR: Bus control register
RTCNT: Refresh timer counter
DCR: DRAM area control register
RTCOR: Refresh time constant register
RCR: Refresh control register
PCR: Parity control register
Figure 8.1 Block Diagram of BSC
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...