310
11.1.2
Block Diagram
Figure 11.1 shows a block diagram of the TPC.
PBCR1
NDERA
TPMR
PBCR2
NDERB
TPCR
PBDR
Control logic
Pulse output
pin group 3
Pulse output
pin group 2
Pulse output
pin group 1
Pulse output
pin group 0
ITU compare match signal
TP15
TP14
TP13
TP12
TP11
TP10
TP9
TP8
TP7
TP6
TP5
TP4
TP3
TP2
TP1
TP0
Internal
data
bus
NDRB
NDRA
TPC
TPMR: TPC output mode register
PBCR1: Port B control register 1
TPCR: TPC output control register
PBCR2: Port B control register 2
NDERB: Next data enable register B
NDRB: Next data register B
NDERA: Next data enable register A
NDRA: Next data register A
PBDR: Port B data register
Figure 11.1 Block Diagram of TPC
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...