ML610Q111/ML610Q112 User’s Manual
Chapter 5 Interrupts (INTs)
FEUL610Q111
5-16
5.2.13 Interrupt Request Register 3 (IRQ3)
Address: 0F01BH
Access: R/W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
IRQ3
QTM9
QTM8
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
IRQ3 is a special function register (SFR) to request an interrupt for each interrupt source.
Each IRQ3 request flag is set to “1” regardless of the IE3 and MIE values when an interrupt is generated. In this case, an
interrupt is requested to the CPU when the related flag of the interrupt enable register (IE3) is set to “1” and the master
interrupt enable flag (MIE) is set to “1”.
By setting the IRQ3 request flag to “1” by software, an interrupt can be generated.
The corresponding flag of IRQ3 is set to “0” by hardware when the interrupt request is accepted by the CPU.
[Description of Bits]
•
QTM8
(bit 2)
QTM8 is the request flag for the timer 8 interrupt (TM8INT).
QTM8
Description
0
No request (initial value)
1
Request
•
QTM9
(bit 3)
QTM9 is the request flag for the timer 9 interrupt (TM9INT).
QTM9
Description
0
No request (initial value)
1
Request
Note
:
When an interrupt is generated by the write instruction to the interrupt request register (IRQ3) or to the interrupt enable
register (IE3), the interrupt shift cycle starts after the next 1 instruction is executed.
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...