ML610Q111/ML610Q112 User’s Manual
Chapter 23 Data Flash Memory
FEUL610Q111
23-10
23.2.9 Flash Erase Abort Source Select Register (FLASHEAS)
Address: 0F0EEH
Access: R/W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
FLASHEAS
FEPB3S
FEPB2S
FEPB1S
FEPB0S
—
FEPA2S
FEPA1S
FEPA0S
R/W
R/W
R/W
R/W
R/W
—
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
FLASHEAS is a special function register (SFR) to select the external interrupt to abort the flash erase operation.
[Description of Bits]
•
FEPA0S
(bit 0)
When this bit is set to “1”, PA0INT is selected as the erase abort source.
•
FEPA1S
(bit 1)
When this bit is set to “1”, PA1INT is selected as the erase abort source.
•
FEPA2S
(bit 2)
When this bit is set to “1”, PA2INT is selected as the erase abort source.
•
FEPB0S
(bit 4)
When this bit is set to “1”, PB0INT is selected as the erase abort source.
•
FEPB1S
(bit 5)
When this bit is set to “1”, PB1INT is selected as the erase abort source.
•
FEPB2S
(bit 6)
When this bit is set to “1”, PB2INT is selected as the erase abort source.
•
FEPB3S
(bit 7)
When this bit is set to “1”, PB3INT is selected as the erase abort source.
Note
:
When multiple selection has been made, the erase is aborted for any one of the interrupts.
This function requires the target interrupt function to be enabled on the interrupt controller side.
For setting each interrupt, see Chapter 5, “Interrupt” and Chapter 19, “Port AB interrupt control circuit”.
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...