ML610Q111/ML610Q112 User’s Manual
Chapter 5 Interrupts (INTs)
FEUL610Q111
5-8
5.2.6
Interrupt Enable Register 4 (IE4)
Address: 0F014H
Access: R/W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
IE4
ECMP1
ECMP0
EUA1
EUA0
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
IE4 is a special function register (SFR) to control enable/disable for each interrupt request.
When an interrupt is accepted, the master interrupt enable flag (MIE) is set to “0”, but the corresponding flag of IE4 is not
reset.
[Description of Bits]
•
EUA0
(bit 0)
EUA0 is the enable flag for the UART0 interrupt (UA0INT).
EUA0
Description
0
Disabled (initial value)
1
Enabled
•
EUA1
(bit 1)
EUA1 is the enable flag for the UART1 interrupt (UA1INT).
EUA1
Description
0
Disabled (initial value)
1
Enabled
•
ECMP0
(bit 6)
ECMP0 is the enable flag for the comparator0 interrupt (CMP0INT).
ECMP0
Description
0
Disabled (initial value)
1
Enabled
•
ECMP1
(bit 7)
ECMP1 is the enable flag for the comparator1 interrupt (CMP1INT).
ECMP1
Description
0
Disabled (initial value)
1
Enabled
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...