ML610Q111/ML610Q112 User’s Manual
Chapter 4 MCU Control Function
FEUL610Q111
4-4
4.2.3
Standby Control Register (SBYCON)
Address: 0F009H
Access: W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
SBYCON
―
―
―
―
―
―
STP
HLT
R/W
―
―
―
―
―
―
W
W
Initial value
0
0
0
0
0
0
0
0
SBYCON is a special function register (SFR) to control operating mode of MCU.
[Description of Bits]
•
HLT
(bit 0)
The HALT bit is used for setting a HALT mode. When the HALT bit is set to “1”, the mode is changed to the HALT
mode. When the WDT interrupt request, or enabled (the interrupt enable flag is “1”) interrupt request is issued, the
HALT bit is set to “1” and the mode is returned to program run mode.
•
STP
(bit 1)
The STP bit is used for setting the STOP mode. When the entering the STOP mode is enabled by using STPACP, when
the STP bit is set to “1”, the mode is changed to the STOP mode. When the interrupt request enabled by the interrupt
enable register (IE0-IE7) is issued, the STP bit is set to “0” and the LSI returns to the program run mode. When the state
of entering the STOP mode is disabled, STP bit does not change to “1”.
STP
HLT
Description
0
0
Program run mode (initial value)
0
1
HALT mode
1
0
STOP mode
1
1
Prohibited
Note
:
When the master interrupt enable flag(MIE) of the program status word of nX-U8/100 Core (PSW) is "0" and both any
interrupt enable flag and the corresponding interrupt request flag are "1", the mode does not be changed to HALT mode
or STOP mode.
When a maskable interrupt (interrupt with enable bit) occurs while the MIE is “0”, the STOP mode and the HALT mode
are simply released and interrupt processing is not performed. Refer to the “nX-U8/100 Core Instruction Manual” for
details of PSW.
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...