ML610Q111/ML610Q112 User’s Manual
Chapter 2 CPU and Memory Space
FEUL610Q111
2-4
DSR: Data address
0:0000H
0:5FFFH
0:6000H
0:0DFFFH
Segment 0
DSR: Data
address
Segment 2
ROM Window
Area
2:0000H
2:0FFFH
Data Flash Area
2:1000H
Unused Area
Unused Area
0:0E000H
RAM Area
4 KB
0:0EFFFH
0:0F000H
0:0FFFFH
SFR Area
2:0FFFFH
8bit
8bit
Segment 8
Segment A
8:0000H
8:5FFFH
ROM Reference
Area
A:0000H
A:0FFFH
Data Flash
Reference Area
A:1000H
Unused Area
8:6000H
Unused Area
8:0FFFFH
A:0FFFFH
8bit
8bit
Figure 2-4 Configuration of Data Memory Space of the ML610Q112
Notes
:
−
The contents of the 4-Kbyte RAM area are undefined at power-on and system reset. Initialize this area by software.
−
Although segment 0 of the program memory space and segment 0 of the data memory space are separate space, the
contents of segment 0 of the program memory space can read via ROM Window area of the data space.
−
Segment 8 is a mirror area of segment 0 of the program memory space. The contents of segment 0 of the program
memory space can read from segment 8 of ROM reference area.
−
Segment A is a mirror area of segment 2. The contents of segment 2 of the data flash area can read from segment A of
data flash reference area.
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...