ML610Q111/ML610Q112 User’s Manual
Chapter 16 Port B
FEUL610Q111
16-2
16.1.2 Configuration
Figure 16-1 shows the configuration of Port B.
PBD
:
Port B data register
PBDIR
:
Port B direction register
PBCON0
:
Port B control register
0
PBCON1
:
Port B control register
1
PBMOD0
:
Port B mode register
0
PBMOD1
:
Port B mode register 1
Figure 16-1 Configuration of Port B
PBDIR
PBMOD0,1
PBCON0,1
6
* :Trigger Inputs : TETG, TFTG, PCTG, PDTG, PETG, PFTG
Data bus
PWMC, PWMD, PWME,
PWMF0, PWMF1, PWMF2
TXD0 , TXD1
SCL, SDA, SOUT, SCK
CMP1OUT,
OUTCLK, LSCLK
PB0 to PB7
V
DD
V
DD
V
SS
V
SS
8
8
PortB
Output
Controller
PBD
V
DD
V
SS
Pull-up
Pull-down
Controller
RXD0, RXD1, CLKIN, Trigger Inputs*
SCL, SDA, SIN, SCK
EXI4, EXI5, EXI6, EXI7
8
8
CMP0P, CMP0M,
AIN2, AIN3, AIN4, AIN5
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...