ML610Q111/ML610Q112 User’s Manual
Chapter 16 Port B
FEUL610Q111
16-3
16.1.3 List of Pins
Pin name
I/O
Primary function
Secondary function
Tertiary function
Fourthly function
PB0/
EXI4/
AIN2/
RXD0/
TnTG/
PmTG
I/O
Input/output port,
External 4 interrupt,
SA-ADC 2 input,
UART0 data input,
Timer n trigger input,
PWM m trigger input
PWMC output
High-speed clock
output (OUTCLK)
Comparator 1 output
(CMP1OUT)
PB1/
EXI5/
AIN3/
TnTG/
PmTG
I/O
Input/output port,
External 5 interrupt,
SA-ADC 3 input,
Timer n trigger input,
PWM m trigger input
PWMD output
UART0 data output
UART1 data output
PB2/
EXI6/
RXD1/
TnTG/
PmTG
I/O
Input/output port,
External 6 interrupt,
UART1 data input,
Timer n trigger input,
PWM m trigger input
PWME output
PB3/
EXI7/
TnTG/
PmTG
I/O
Input/output port,
External 7 interrupt,
Timer n trigger input,
PWM m trigger input
SSIO data input
UART1 data output
PB4/
CMP0P/
TnTG/
PmTG
I/O
Input/output port,
Analog comparator 0
non-inverted input,
Timer n trigger input,
PWM m trigger input
SSIO data output
UART0 data output
UART1 data output
PB5/
RXD0/
CMP0M/
TnTG/
PmTG
I/O
Input/output port,
UART0 data input,
Analog comparator 0
inverted input pin,
Timer n trigger input,
PWM m trigger input
SSIO clock
input/output
I
2
C clock
input/output
PWMF2 output
PB6/
AIN4/
TnTG/
PmTG
I/O
Input/output port,
SA-ADC 4 input,
Timer n trigger input,
PWM m trigger input
External clock input
(CLKIN)
I
2
C data input/output
PWMF1 output
PB7/
RXD1/
AIN5/
TnTG/
PmTG
I/O
Input/output port,
UART1 data input,
SA-ADC 5 input,
Timer n trigger input,
PWM m trigger input
Low-speed clock
output (LSCLK)
PWMF0 output
PWMC output
(PWMC)
(n: E, F) (m: C, D, E, F)
Note
:
- PB0, PB1, PB6 and PB7 are assigned to the input of SA-ADC. When used as an analog input of SA-ADC, set an
applicable port as a high impedance output state.
- PB4 and PB5 are assigned to the input of Analog Comparator. When used as an analog input of Analog Comparator, set
an applicable port as a high impedance output state.
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...