ML610Q111/ML610Q112 User’s Manual
Chapter 1 Overview
FEUL610Q111
1-3
•
Reset
−
Reset by the RESET_N pin
−
Reset by power-on
−
Reset by the watchdog timer (WDT) 2nd overflow
−
Reset by voltage level supervisor (VLS) function: Selectable by software
•
Voltage level supervisor (VLS)
−
2ch
−
Judgment accuracy:
±
3.0% (Typ.)
−
The threshold voltages of VLS0 : (V
DD
fall) : 2.85V (Typ. ) (V
DD
rise) : 2.92V (Typ. )
−
The threshold voltages of VLS1 (V
DD
fall) : 4 types selectable 3.3V/ 3.6V/ 3.9V/ 4.2V (Typ.)
−
The VLS0 can be used as the low voltage level detector reset.
•
Clock
−
Low-speed clock:
Built-in RC oscillation (32.768 kHz)
−
High-speed clock:
Built-in PLL oscillation (16.384 MHz), external clock(max. 8.192MHz)
* The clock of the CPU is 8.192MHz(max.)
−
Selection of high-speed clock mode by software:
Built-in PLL oscillation, external clock
•
Power management
−
HALT mode : Instruction execution by CPU is suspended (peripheral circuits are in operating states).
−
STOP mode : Stop of low-speed oscillation and high-speed oscillation (Operations of CPU and peripheral circuits
are stopped.)
−
Clock gear : The frequency of high-speed system clock can be changed by software (1/1, 1/2, 1/4 or 1/8 of the
oscillation clock)
−
Block Control Function : Power down (reset registers and stop clock supply) the circuits of unused peripherals.
•
Shipment
−
ML610Q111 :
20-pin TSSOP
ML610Q111-xxxTD (Blank product: ML610Q111-NNNTD)
−
ML610Q112 :
32-pin LQFP
ML610Q112-xxxTC (Blank product: ML610Q112-NNNTC)
•
Guaranteed operating range
−
Operating ambient temperature:
−
40
°
C to 105
°
C (When the flash memory writing/erasing :
−
20
°
C to 85
°
C)
−
Operating voltage: V
DD
= 2.7V to 5.5V
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...