ML610Q111/ML610Q112 User’s Manual
Chapter 19 Port AB Interrupts
FEUL610Q111
19-3
19.2.3 Port AB Interrupt Control Register 2 (PABICON2)
Address: 0F026H
Access: R/W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
PABICON2
PB3SM
PB2SM
PB1SM
PB0SM
PA2SM
PA1SM
PA0SM
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
PABICON2 is a special function register (SFR) to select detection of signal edge for interrupts with or without sampling.
[Description of Bits]
•
PB3SM-PA0SM
(bits 7 to 0)
The PB3SM to PA0SM bits are used to select detection of signal edge for Port A and Port B interrupts with or without
sampling. The sampling clock is T16KHZ of the low-speed time base counter (LTBC).
PA0SM
Description
0
Detects the input signal edge for a PA0 interrupt without sampling (initial value).
1
Detects the input signal edge for a PA0 interrupt with sampling.
PA1SM
Description
0
Detects the input signal edge for a PA1 interrupt without sampling (initial value).
1
Detects the input signal edge for a PA1 interrupt with sampling.
PA2SM
Description
0
Detects the input signal edge for a PA2 interrupt without sampling (initial value).
1
Detects the input signal edge for a PA2 interrupt with sampling.
PB0SM
Description
0
Detects the input signal edge for a PB0 interrupt without sampling (initial value).
1
Detects the input signal edge for a PB0 interrupt with sampling.
PB1SM
Description
0
Detects the input signal edge for a PB1 interrupt without sampling (initial value).
1
Detects the input signal edge for a PB1 interrupt with sampling.
PB2SM
Description
0
Detects the input signal edge for a PB2 interrupt without sampling (initial value).
1
Detects the input signal edge for a PB2 interrupt with sampling.
PB3SM
Description
0
Detects the input signal edge for a PB3 interrupt without sampling (initial value).
1
Detects the input signal edge for a PB3 interrupt with sampling.
Note
:
In STOP mode, since the sampling clock (T16KHZ) stops, no sampling is performed regardless of the values set in
PB3SM to PA0SM.
Summary of Contents for ML610Q111
Page 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Page 14: ...Chapter 1 Overview ...
Page 26: ...Chapter 2 CPU and Memory Space ...
Page 34: ...Chapter 3 Reset Function ...
Page 38: ...Chapter 4 MCU Control Function ...
Page 53: ...Chapter 5 Interrupts INTs ...
Page 81: ...Chapter 6 Clock Generation Circuit ...
Page 95: ...Chapter 7 Time Base Counter ...
Page 103: ...Chapter 8 Timers ...
Page 145: ...Chapter 9 Watchdog Timer ...
Page 153: ...Chapter 10 PWM ...
Page 199: ...Chapter 11 Synchronous Serial Port ...
Page 212: ...Chapter 12 UART ...
Page 240: ...Chapter 13 I2 C Bus Interface Master ...
Page 254: ...Chapter 14 I2 C Bus Interface Slave ...
Page 269: ...Chapter 15 Port A ...
Page 279: ...Chapter 16 Port B ...
Page 291: ...Chapter 17 Port C ...
Page 303: ...Chapter 18 Port D ...
Page 312: ...Chapter 19 Port AB Interrupts ...
Page 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Page 335: ...Chapter 21 Voltage Level Supervisor ...
Page 342: ...Chapter 22 Analog Comparator ...
Page 353: ...Chapter 23 Data Flash Memory ...
Page 373: ...Chapter 24 On chip Debug ...
Page 375: ...Appendixes ...
Page 393: ...Appendix E ...
Page 398: ...Revision History ...