CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
135
DxCxxCR0 (Counter Control:001)
0,23h
13.2.9
DxCxxCR0
(Counter Control:001)
Digital Basic/Communication Type C Block Control Register 0
This register is the Control register for a counter, if the
register is configured as a ‘001’.
Refer to the
for naming convention and digital row availability information. In the table, note
that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits should always be
written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 348
ter.
7:4
KILL[3:0]
Same meaning as in Timer function.
3
NPS
Same meaning as in Timer function.
1
DR2BufEn
1
Enable DR2 update buffer; that is, update DR2 only at TC when function is running.
0
Enable
0
Counter is not enabled.
1
Counter is enabled.
Individual Register Names and Addresses:
0,23h
DBC00CR0: 0,23h
DBC01CR0: 0,27h
DCC02CR0: 0,2Bh
DCC03CR0: 0,2Fh
DBC10CR0: 0,33h
DBC11CR0: 0,37h
DCC12CR0: 0,3Bh
DCC13CR0: 0,3Fh
DBC20CR0: 0,43h
DBC21CR0: 0,47h
DCC22CR0: 0,4Bh
DCC23CR0: 0,4Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 0000 RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
KILL[3:0] NPS
DR2BufEN Enable
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...