CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
177
MACx_CL0/ACCx_DR3
0,AEh
13.2.48
MACx_CL0/ACCx_DR3
Accumulator Data Register 3
This is an accumulator clear register and the fourth byte of the accumulated value.
This register is for 2 MAC block PSoC devices only. For additional information, refer to the
“Register Definitions” on page 478
in the Multiply Accumulate chapter.
7:0
Data[7:0]
Read
Returns the fourth byte of the 32-bit accumulated value. The fourth byte is the
for the accumulated value.
Write
Writing any value to this address will clear all four bytes of the Accumulator.
Individual Register Names and Addresses:
0,AEh
MAC1_CL0/ACC1_DR3 : 0,AEh
MAC0_CL0/ACC0_DR3 : 0,EEh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
Data[7:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...