CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
251
ACE_CMP_CR0
1,76h
13.3.31
ACE_CMP_CR0
Analog Type-E Comparator Bus 0 Register
This register is used to poll the analog 5/4 column comparator bits and select column interrupts.
Note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits should always
be written with a value of ‘0’. For additional information,
see “Register Definitions” on page 452
in the Two Column Limited
Analog System chapter.
5
COMP[5]
Comparator bus state for column 5.
This bit is updated on the rising edge of PHI2, unless the comparator latch disable bits are set (refer to the
CLDISx bits in the
register). If the comparator latch disable bits are set, then this bit is
transparent to the comparator bus in the analog array.
4
COMP[4]
Comparator bus state for column 4.
This bit is updated on the rising edge of PHI2, unless the comparator latch disable bits are set (refer to the
CLDISx bits in the
register). If the comparator latch disable bits are set, then this bit is
transparent to the comparator bus in the analog array.
1
AINT[5]
Controls the selection of the analog comparator interrupt for column 5.
0
The comparator data bit from the column is the input to the interrupt controller.
1
The terminal count for the dedicated incremental PWM is the interrupt source.
0
AINT[4]
Controls the selection of the analog comparator interrupt for column 4.
0
The comparator data bit from the column is the input to the interrupt controller.
1
The terminal count for the dedicated incremental PWM is the interrupt source.
Individual Register Names and Addresses:
1,76h
ACE_CMP_CR0: 1,76h
2L* Column
7
6
5
4
3
2
1
0
Access : POR
R : 0
RW : 0
Bit Name
COMP[5:4]
AINT[5:4]
* This register is only available for CY8C28xxx devices that have E-type analog blocks. This register is reserved for CY8C28x03, CY8C28x23, and
CY8C28x43 devices.
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...