CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
25
PSoC Device Distinctions
The PSoC Programmable System-on-Chip device distinctions are listed in the following table and in each chapter section
where it is appropriate. The PSoC device distinctions are significant exceptions or differences between CY8C28xxx PSoC
groups and devices. They represent a unique difference from the information otherwise presented in this manual which
encompasses all CY8C28xxx PSoC devices.
PSoC Device Distinctions
Device Distinctions
Devices Affected
Described in Chapter
GPIO Pins
: The CY8C28x13, CY8C28x33, CY8C28x43, CY8C28x45, and
CY8C28x52 PSoC devices differ from the other CY8C28xxx PSoC devices in
that GPIO pins can connect to the internal analog bus.
CY8C28x13
CY8C28x33
CY8C28x43
CY8C28x45
CY8C28x52
I/O Analog Multiplexer chapter on page 525
Interrupt Differences
exist between CY8C28xxx device groups.
All
Interrupt Controller chapter on page 65
I2C1 Hardware Resource Availability
. Some CY8C28xxx groups do not
have a second hardware I
2
C resource (I2C1). The following registers are
reserved for these devices: I2C1_DR, I2C1_SCR, I2C1_MSCR, I2C1_CFG,
I2C1_ADDR.
CY8C28x13
CY8C28x33
CY8C28x52
Dedicated 10-bit SAR ADC Availability.
Some CY8C28xxx groups do not
have a dedicated 10-bit SAR ADC. The following registers are reserved for
these devices: SADC_DH, SADC_DL, SADC_TSCR0, SADC_TSCR1,
SADC_TSCMPL, SADC_TSCMPH, SADC_CR0, SADC_CR1, SADC_CR2,
SADC_CR3, SADC_CR4.
CY8C28x23
CY8C28x52
10-Bit SAR ADC Controller chapter on page 537
Limited Decimator Availability.
Some CY8C28xxx groups only have 2 dec-
imator resources. The following registers are reserved for these devices:
DEC2_DH, DEC2_DL, DEC3_DH, DEC3_DL, DEC_CR4, DEC2_CR0,
DEC3_CR0, DEC2_CR, DEC3_CR.
CY8C28x13
CY8C28x23
No Decimator Availability.
Some CY8C28xxx groups have no decimator
resources. The following registers are reserved for these devices:
DEC0_DH, DEC0_DL, DEC1_DH, DEC1_DL, DEC2_DH, DEC2_DL,
DEC3_DH, DEC3_DL, DEC_CR0, DEC_CR1, DEC_CR3, DEC_CR4,
DEC_CR5, DEC0_CR0, DEC1_CR0, DEC2_CR0, DEC3_CR0, DEC0_CR,
DEC1_CR, DEC2_CR, DEC3_CR.
CY8C28x03
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...