456
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Two Column Limited Analog System
24.3.10
ACE_ALT_CR0 Register
The Analog LUT Control Register is used to select the logic
function.
Bits 7 to 4 and 3 to 0: LUTx[3:0].
These bits control the
selection of logic functions that may be selected for the ana-
log comparator bits in column 4 and column 5. A one of 16
look-up table (LUT) is applied to the outputs of each column
comparator bit and optionally a neighbor bit to implement
two input logic functions.
shows the available functions, where the A input
applies to the selected column, and the B input applies to
the next most significant neighbor column. Column 4 set-
tings apply to combinations of column 4 and column 5. Col-
umn 5 settings apply to column 1 with B = 0.
For additional information, refer to the
.
24.3.11
ACE_ABF_CR0 Register
The Type-E Analog Output Buffer Control Register 0 con-
trols analog input muxes from Port 0.
Bit 7: ACE1Mux.
A mux selects the output of ACE column
4 input mux or ACE column 5 input mux. When set, this bit
sets the ACE column 5 input to ACE column 4 input mux
output.
Bit 6: ACE0Mux.
When set, this bit sets column 4 input to
column 5 input mux output.
For additional information, refer to the
.
Continuous Time PSoC Block Registers
24.3.12
ACExxCR1 Register
The Analog Continuous Time Type E Block Control Register
1 is one of two registers used to configure the type E contin-
uous time PSoC block.
Bit 6: CompBus.
This bit determines whether the compar-
ator bus is driven from the amplifier output or driven low. If
the CT block is configured in Unity Gain mode, this bit
should be set to zero so the comparator bus is driven low.
Bits 5 to 3: NMux[2:0].
These bits control the multiplexing
of inputs to the inverting input of the opamp. There are sev-
eral input choices from outside the block, plus an internal
feedback selection.
Bits 2 to 0: PMux[2:0].
These bits control the multiplexing
of the five inputs to the non-inverting input of the opamp.
For additional information, refer to the
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,7Ah
LUT5[3:0]
LUT4[3:0]
RW : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,7Bh
ACE1Mux
ACE0Mux
RW : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,7Dh
CompBus
NMux[2:0]
PMux[2:0]
RW : 00
1,8Dh
CompBus
NMux[2:0]
PMux[2:0]
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...