508
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
I
2
C
28.5.5
Master Restart Timing
shows the Master Restart timing. After the ACK/NAK bit, the clock is held low for a half bit time (8/16 clocks cor-
responding to the 16 or 32 times sampling rates), during which time the data is allowed to go high, then a valid start is gener-
ated in the following 3 half bit times as shown.
Figure 28-13. Master Restart Timing
28.5.6
Master Stop Timing
shows basic Master Stop timing. To generate a Stop, the SDA line is first pulled low, in accordance with the basic
SDA output timing. Then, after the full low of SCL is completed and the SCL line is pulled high, the SDA line remains low for a
full one-half bit time before it is pulled high to signal the Stop.
Figure 28-14. Master Stop Timing
SCL
SDA
MASTER TX: RX ACK/NACK
MASTER RX: TX NACK
8/16
8/16
8/16
8/16
SCL
SDA
CLOCK
2 Clocks
8/16 Clocks
8/16 Clocks
SCL_IN
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...