xx
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Contents
Architectural Description.......................................................................................................537
35.1.1 ADC Clock Generation ............................................................................................537
35.1.2 Voltage Doubler Clock Generation ..........................................................................538
35.1.3 ADC FSM ................................................................................................................538
35.1.4 SAR Algorithm and Data Process............................................................................538
35.1.5 A-D-C Operation Mode ............................................................................................539
35.1.6 ‘Ready’ Bit, ‘Ongoing’ Bit and Interrupt....................................................................540
35.1.7 Converted Data Format and Read Sequence .........................................................540
Register Definitions .............................................................................................................541
35.3.1 SADC_DH ...............................................................................................................541
35.3.2 SADC_DL ................................................................................................................541
35.3.3 SADC_TSCR0 .........................................................................................................541
35.3.4 SADC_TSCR1 .........................................................................................................542
35.3.5 SADC_TSCMPL ......................................................................................................542
35.3.6 SADC_TSCMPH......................................................................................................542
35.3.7 SADC_CR0 .............................................................................................................543
35.3.8 SADC_CR1 .............................................................................................................543
35.3.9 SADC_CR2 .............................................................................................................544
35.3.10 SADC_CR3 .............................................................................................................544
35.3.11 SADC_CR4 .............................................................................................................544
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...