CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
541
10-Bit SAR ADC Controller
35.3
Register Definitions
35.3.1
SADC_DH
SADC_DH is the high byte of ADC data. 10-bit SAR ADC
controller only exists in the CY8C28x03, CY8C28x13,
CY8C28x33, CY8C28x43, and CY8C28x45 PSoC devices.
Bits 7 to 0: Data High [7:0].
The high byte of ADC data.
Only the two least significant bits are valid when in right-jus-
tified mode. The ADC can be treated as an 8-bit ADC if you
only read this byte as ADC data in left-justified mode.
For additional information, refer to the
35.3.2
SADC_DL
SADC_DL is the low byte of ADC data.10-bit SAR ADC con-
troller only exists in the CY8C28x03, CY8C28x13,
CY8C28x33, CY8C28x43, and CY8C28x45 PSoC devices.
Bits 7 to 0: Data Low [7:0].
The low byte of ADC data. It
contains the least significant 8 bits of the 10-bit sample in
right-justified data format. In left-justified data format only
the bits [1:0] are valid to hold the least significant 2 bits of
the 10-bit sample.
For additional information, refer to the
35.3.3
SADC_TSCR0
SADC_TSCR0 selects the source for an external trigger,
and enables trigger sources.
Bits 7 to 4: TS_INCMP_SEL[3:0].
These bits are used to
select external or internal trigger source.
0000b: GIE[0]
0001b: GIE[1]
0010b: GIE[2]
0011b: GIE[3]
0100b: GIE[4]
0101b: GIE[5]
0110b: GIE[6]
0111b: GIE[7]
1000b: ACC_ACMP[0]
1001b: ACC_ACMP[1]
1010b: ACC_ACMP[2]
1011b: ACC_ACMP[3]
1100b: ACE_ACMP[0]
1101b: ACE_ACMP[1]
1110b to 1111b: Reserved
Bit 3: INCMP_INV.
Inverted version of INCMP will be used
when 1.
Bit 2: INCMP_EN.
INCMP trigger source enable control; ‘1’
to enable.
Bit 1: CMPH_EN.
Enable high channel trigger source when
1.
Bit 0: CMPL_EN.
Enable low channel trigger source when
1.
For additional information, refer to the
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,6Ah
Data High [7:0]
R : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,6Bh
Data Low [7:0]
R : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,71h
TS_INCMP_SEL[3:0]
INCMP_INV
INCMP_EN
CMPH_EN
CMPL_EN
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...