226
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
DxCxxOU
1,22h
13.3.7
DxCxxOU
Digital Basic/Communications Type C Block Output Register
This register is used to control the connection of digital block outputs to the available row interconnect and control clock
resynchronization.
Before changing any of the configuration registers (DxCxxFN, DxCxxIN, and DxCxxOU), disable the corresponding digital
block by setting bit 0 in the CR0 or DxCxxCR0 register to ‘0’. The values in this register should not be changed while the block
is enabled. After all configuration changes are made, enable the block by setting bit 0 in the DxCxxCR0 register to ‘1’.
The naming convention for this register is as follows. The first ‘x’ in the digital register’s name represents either “B” for basic
or “C” for communication. For rows of digital PSoC blocks and their registers, the second ‘x’ set represents <Prefix>mn<Suf-
fix>, where m = row index, n = column index. Therefore, DBC12OU is a digital basic register for a digital PSoC block in row 1
column 2. Depending on the digital row characteristics of your PSoC device, some addresses may not be available. For addi-
tional information, refer to the
“Register Definitions” on page 348
in the Digital Blocks chapter.
7:6
AUXCLK
00b
No sync
16-to-1 clock mux output
01b
Synchronize
Output of 16-to-1 clock mux to SYSCLK
10b
Synchronize
Output of 16-to-1 clock mux to SYSCLKX2
11b
SYSCLK
Directly connect SYSCLK to block clock input
5
AUXEN
Auxiliary I/O Enable (function dependent)
All Functions except SPI Slave: Enable Auxiliary Output Driver
0 Disabled
1
Enabled
SPI Slave: Input Source for SS_
0
Row Input [3:0], as selected by the AUX IO Select bits
1
Force SS_ Active
4:3
AUX IO Select[1:0]
Auxiliary I/O Select Function Output (function dependent)
All Functions except SPI Slave: Row Output Select
00b
Row Output 0
01b
Row Output 1
10b
Row Output 2
11b
Row Output 3
SPI Slave Source for SS_ Input if AUXEN =0.
00b
Row Input 0
01b
Row Input 1
10b
Row Input 2
11b
Row Input 3
(continued on next page)
Individual Register Names and Addresses:
1,22h
DBC00OU : 1,22h
DBC01OU : 1,26h
DCC02OU : 1,2Ah
DCC03OU : 1,2Eh
DBC10OU : 1,32h
DBC11OU : 1,36h
DCC12OU : 1,3Ah
DCC13OU : 1,3Eh
DBC20OU : 1,42h
DBC21OU : 1,46h
DCC22OU : 1,4Ah
DCC23OU : 1,4Eh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
AUXCLK
AUXEN
AUX IO Select[1:0]
OUTEN
Output Select[1:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...