CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
419
Analog Input Configuration
20.2
Register Definitions
The following registers are associated with Analog Input Configuration and are listed in address order. Each register descrip-
tion has an associated register table showing the bit structure for that register. For a complete table of the analog input config-
uration registers, refer to the
“Summary Table of the Analog Registers” on page 389
.
Depending on how many analog columns your PSoC device has (see the Cols. column in the register tables below), only cer-
tain bits are accessible to be read or written. The bits that are grayed out throughout this manual are reserved bits and are not
detailed in the register descriptions that follow. Reserved bits should always be written with a value of ‘0’.
Note
For the CY8C28x13, CY8C28x33, CY8C28x43, CY8C28x45, and CY8C28x52 PSoC devices, refer to the
Multiplexer chapter on page 525
for information on bringing that device’s analog mux bus into the analog array.
20.2.1
AMX_IN Register
The Analog Input Select Register (AMX_IN) controls the
analog muxes that feed signals in from port pins into the
analog column.
This register can only be used with four and two column
PSoC devices.
Bits 7 to 0: ACIx[1:0].
For four column PSoC devices, each of the analog columns
can have up to four port bits connected to its muxed input.
There are up to four additional analog inputs that go directly
into the Switch Capacitor PSoC blocks.
For two column PSoC devices, the ACI1[1:0] and ACI0[1:0]
bits control the analog muxes that feed signals in from port
pins into the analog column. The analog column can have
up to eight port bits connected to its muxed input. ACI1 and
ACI0 are used to select among even and odd pins. The
AC1Mux bit field controls the bits for those muxes and is
located in the Analog Output Buffer Control register
(ABF_CR0). There are up to two additional analog inputs
that go directly into the Switch Capacitor PSoC blocks.
For additional information, refer to the
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,60h
4
ACI3[1:0]
ACI2[1:0]
ACI1[1:0]
ACI0[1:0]
RW : 00
2
ACI1[1:0]
ACI0[1:0]
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...