454
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Two Column Limited Analog System
24.3.4
ADCx_TR Register
The ADC Column 0 and Column 1 Trim Register
(ADCx_TR) controls a combination of capacitor and current
values that determine the slope of the ADC voltage ramp.
Bits 7 to 0: CAPVAL_[7:0].
These bits are used to cali-
brate the ADC. Before the converter can be used, the
capacitor array must be calibrated with a known voltage (for
example, the bandgap voltage). The goal of this calibration
process is to tune the ramp time (slope) such that the full-
scale ADC input value results in a full-scale ADC code. This
is accomplished by matching the ramp time to the desired
full-scale conversion period, which is dependent on clock
rate and resolution. The bits of the register have an inverted
sense; that is, a ‘1’ reduces the capacitance which increases
the speed of the ramp and a ‘0’ increases the capacitance
which decreases the speed of the ramp.
For additional information, refer to the
.
Remapped CY8C28xxx Registers
24.3.5
ACE_AMD_CR0 Register
The Analog Type-E Modulation Control Register 0 is used to
select the modulator bits used with each column.
Bits 3 to 0: AMOD4[3:0].
These bits control the selection
of the MODBITs for analog column 4. The MODBIT is a
modulated data stream input into a Switched Capacitor
block. Three bits for each column allow a one of eight selec-
tion for the MODBIT. Sources include any of the analog col-
umn comparator buses, two global buses, and one
broadcast bus. The default for this function is zero or off.
For additional information, refer to the
.
24.3.6
ACE_AMX_IN Register
The Analog Input Select Register controls the analog muxes
that feed signals in from port pins into the analog column.
Bits 3 to 0: ACIx[1:0].
The ACI5[1:0] and ACI4[1:0] bits
control the analog muxes that feed signals in from port pins
into the analog column. The analog column can have up to
eight port bits connected to its muxed input. ACI5 and ACI4
are used to select among even and odd pins. The ACExMux
bit field controls the bits for those muxes and is located in
the Analog Output Buffer Control Register
(ACE_ABF_CR0).
For additional information, refer to the
.
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,E5h
CAPVAL_[7:0]
RW : 00
1,E6h
CAPVAL_[7:0]
RW : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,73h
AMOD4[3:0]
RW : 00
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,75h
ACI5[1:0]
ACI4[1:0]
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...