470
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Digital Clocks
25.2.3
OSC_GO_EN Register
The Oscillator to Global Outputs Enable Register
(OSC_GO_EN) is used to enable tri-state buffers that con-
nect specific system clocks to specific global output even
nets.
The OSC_GO_EN register holds eight bits which indepen-
dently enable a tri-state buffer to drive a clock on to a global
net. In all cases, the clock is driven on to one of the nets in
the Global Output Even (GOE) bus. In all cases, these bits
should only be set and the resulting clock signal on the
global be used when the clock frequency is less than or
equal to the maximum
frequency of the global
buses (12 MHz). Therefore, bits 2 and 3 are only useful
when the PSoC device is in external clocking mode and bit 1
may never be used.
Bit 7: SLPINT.
This bit provides the option to connect the
sleep interrupt signal to GOE[7]. This may be useful in real-
time clock applications where very low power is required. By
driving the sleep interrupt to a global, it may then be routed
to a digital PSoC block. The digital PSoC block may then
count several sleep interrupts before generating its own
interrupt, which is used to bring the PSoC device out of the
sleep state.
Bit 6: VC3.
This bit enables the driving of the VC3 clock
onto GOE[6].
Bit 5: VC2.
This bit enables the driving of the VC3 clock
onto GOE[5].
Bit 4: VC1.
This bit enables the driving of the VC3 clock
onto GOE[4].
Bit 3: SYSCLKX2.
This bit enables the driving of the
SYSCLKX2 clock onto GOE[3].
Bit 2: SYSCLK.
This bit enables the driving of the SYSCLK
clock onto GOE[2].
Bit 1: CLK24M.
This bit enables the driving of the 24 Mhz
clock onto GOE[1].
Bit 0: CLK32K.
This bit enables the driving of the 32 kHz
clock onto GOE[0].
For additional information, refer to the
.
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,DDh
SLPINT
VC3
VC2
VC1
SYSCLKX2
SYSCLK
CLK24M
CLK32K
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...