440
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Switched Capacitor PSoC
®
Block
23.3.8
ASDxxCR3 Register
The Analog Switch Cap Type D Block Control Register 3
(ASDxxCR3) is one of four registers used to configure a type
D switch capacitor PSoC block.
Depending on the address of the registers in the above table
(in the “Add.” column), these registers are used for four and
two column PSoC devices (in the “Cols.” column).
Bits 7 and 6: ARefMux[1:0].
These bits select the refer-
ence input of the A capacitor branch.
Bit 5: FSW1.
This bit is used to control a switch in the inte-
grator capacitor path. It connects the output of the opamp to
the integrating cap. The state of the switch is affected by the
state of the AutoZero bit in the Control 2 register. If the
FSW1 bit is set to ‘0’, the switch is always disabled. If the
FSW1 bit is set to ‘1’, the AutoZero bit determines the state
of the switch. If the AutoZero bit is ‘0’, the switch is enabled
at all times. If the AutoZero bit is ‘1’, the switch is enabled
only when the internal PHI2 is high.
Bit 4: FSW0.
This bit is used to control a switch in the inte-
grator capacitor path. It connects the output of the opamp to
analog ground.
Bit 3: BSW.
This bit is used to control switching in the B
branch. If disabled, the B capacitor branch is a continuous
time branch such as the C branch of the SC A Block. If
enabled, then on internal PHI1, both ends of the cap are
switched to analog ground. On internal PHI2, one end is
switched to the B input and the other end is switched to the
summing node.
Bit 2: BMuxSD.
This bit controls muxing to the input of the
B capacitor branch. The B branch can be switched or
unswitched.
Bits 1 and 0: PWR[1:0].
The power bits serve as encoding
for selecting one of four power levels. The block always
powers up in the off state.
For additional information, refer to the
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,87h
4, 2
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
RW : 00
0,8Fh
4
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
RW : 00
0,93h
4, 2
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
RW : 00
0,9Bh
4
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...