128
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
PRTxIE
0,01h
13.2.2
PRTxIE
Port Interrupt Enable Register
This register is used to enable or disable the interrupt enable internal to the GPIO block.
For Port 5, the upper nibble of this register returns the last data bus value when read and should be masked off prior to using
this information. For additional information, refer to the
“Register Definitions” on page 76
in the GPIO chapter.
7:0
Interrupt Enables[7:0]
A bit set in this register will enable the corresponding port pin interrupt.
0
Port pin interrupt disabled for the corresponding pin.
1
Port pin interrupt enabled for the corresponding pin.
Individual Register Names and Addresses:
0,01h
PRT0IE : 0,01h
PRT1IE : 0,05h
PRT2IE : 0,09h
PRT3IE : 0,0Dh
PRT4IE : 0,11h
PRT5IE : 0,15h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
Interrupt Enables[7:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...