CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
69
Interrupt Controller
5.3.1.2
INT_CLR1 Register
Depending on the digital row configuration of your PSoC
device (see the table titled
“CY8C28xxx Device Characteris-
), some bits may not be available in the
INT_CLR1 register.
Bit 7: DCC13.
This bit allows posted DCC13 interrupts to
be read, cleared, or set for row 1 block 3.
Bit 6: DCC12.
This bit allows posted DCC12 interrupts to
be read, cleared, or set for row 1 block 2.
Bit 5: DBC11.
This bit allows posted DBC11 interrupts to
be read, cleared, or set for row 1 block 1.
Bit 4: DBC10.
This bit allows posted DBC10 interrupts to
be read, cleared, or set for row 1 block 0.
Bit 3: DCC03.
This bit allows posted DCC03 interrupts to
be read, cleared, or set for row 0 block 3.
Bit 2: DCC02.
This bit allows posted DCC02 interrupts to
be read, cleared, or set for row 0 block 2.
Bit 1: DBC01.
This bit allows posted DBC01 interrupts to
be read, cleared, or set for row 0 block 1.
Bit 0: DBC00.
This bit allows posted DBC00 interrupts to
be read, cleared, or set for row 0 block 0.
For additional information, refer to the
5.3.1.3
INT_CLR2 Register
Bit 3: DCC23.
This bit allows posted DCC23 interrupts to
be read, cleared, or set for row 2 block 3.
Bit 2: DCC22.
This bit allows posted DCC22 interrupts to
be read, cleared, or set for row 2 block 2.
Bit 1: DBC21.
This bit allows posted DBC21 interrupts to
be read, cleared, or set for row 2 block 1.
Bit 0: DBC20.
This bit allows posted DBC20 interrupts to
be read, cleared, or set for row 2 block 0.
For additional information, refer to the
5.3.1.4
INT_CLR3 Register
Bit 5: Analog 5.
This bit allows posted analog column 5
interrupts to be read, cleared, or set.
Bit 4: Analog 4.
This bit allows posted analog column 4
interrupts to be read, cleared, or set.
Bit 3: RTC.
This bit allows posted RTC interrupts to be
read, cleared, or set.
Bit 2: SARADC.
This bit allows posted SARADC interrupts
to be read, cleared, or set.
Bit 1: I2C1.
This bit allows posted I2C1 interrupts to be
read, cleared, or set.
Bit 0: I2C0.
This bit allows posted I2C0 interrupts to be
read, cleared, or set.
For additional information, refer to the
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...