INT_CLR3
204
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
0,DDh
13.2.70
INT_CLR3
Interrupt Clear Register 3
This register is used to enable the individual interrupt sources’ ability to clear posted interrupts for analog column 5/4, RTC,
SARADC and I
2
Cs.
When bits in this register are read, a ‘1’ will be returned for every bit position that has a corresponding posted interrupt. When
bits in this register are written with a ‘0’ and ENSWINT is cleared, any posted interrupt will be cleared. If there was not a
posted interrupt, there is no effect. When bits in this register are written with a ‘1’ and ENSWINT is set, an interrupt is posted
in the interrupt controller. In the table, note that reserved bits are grayed table cells and are not described in the bit description
section. Reserved bits should always be written with a value of ‘0’. In the table, note that reserved bits are grayed table cells
and are not described in the bit description section. Reserved bits should always be written with a value of ‘0’. For additional
information, refer to the
“Register Definitions” on page 68
in the Interrupt Controller chapter.
5
Analog 5
Read 0
No posted interrupt for analog column 5.
Read 1
Posted interrupt present for analog column 5.
Write 0 AND ENSWINT = 0
Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0
No effect.
Write 0 AND ENSWINT = 1
No effect.
Write 1 AND ENSWINT = 1
Post an interrupt for analog column 5.
4
Analog 4
Read 0
No posted interrupt for analog column 4.
Read 1
Posted interrupt present for analog column 4.
Write 0 AND ENSWINT = 0
Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0
No effect.
Write 0 AND ENSWINT = 1
No effect.
Write 1 AND ENSWINT = 1
Post an interrupt for analog column 4.
3
RTC
Read 0
No posted interrupt for RTC.
Read 1
Posted interrupt present for RTC.
Write 0 AND ENSWINT = 0
Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0
No effect.
Write 0 AND ENSWINT = 1
No effect.
Write 1 AND ENSWINT = 1
Post an interrupt for RTC.
2
SARADC
Read 0
No posted interrupt for SARADC.
Read 1
Posted interrupt present for SARADC.
Write 0 AND ENSWINT = 0
Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0
No effect.
Write 0 AND ENSWINT = 1
No effect.
Write 1 AND ENSWINT = 1
Post an interrupt for SARADC.
(continued on next page)
Individual Register Names and Addresses:
0,DDh
INT_CLR3: 0,DDh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
Analog 5
Analog 4
RTC
SARADC
I2C1
I2C0
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...