CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
235
DxCxxCR1 (DSM Control:111)
1,23h
13.3.15
DxCxxCR1 (DSM Control:111)
Digital Basic/Communication Type C Block Control Register 1
This register is the second Control register for a DSM, if the
register is configured as a ‘111’.
In the table, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits
should always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 348
in the
Digital Blocks chapter.
3
KILL_INV
0
Do not invert Kill signal.
1
Invert Kill signal.
0
KILL_INT
0
Select CO as interrupt.
1
Select KILL as interrupt.
Individual Register Names and Addresses:
1,23h
DBC00CR1 : 1,23h
DBC01CR1 : 1,27h
DCC02CR1 : 1,2Bh
DCC03CR1 : 1,2Fh
DBC10CR1 : 1,33h
DBC11CR1 : 1,37h
DCC12CR1 : 1,3Bh
DCC13CR1 : 1,3Fh
DBC20CR1 : 1,43h
DBC21CR1 : 1,47h
DCC22CR1 : 1,4Bh
DCC23CR1 : 1,4Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
KILL_INV
KILL_INT
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...