CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
255
ACE_ABF_CR0
1,7Bh
13.3.35
ACE_ABF_CR0
Analog Type-E Output Buffer Control Register 0
This register controls analog input muxes from Port 0.
Reserved bits should always be written with a value of ‘0’. For additional information,
see “Register Definitions” on page 452
in the Two Column Limited Analog System chapter.
7
ACE1Mux
0
Set analog column 5 input to analog column 5 input mux output. (P0[6,4,2,0])
1
Set analog column 5 input to analog column 4 input mux output. (P0[7,5,3,1])
6
ACE0Mux
0
Set analog column 4 input to analog column 4 input mux output (P0[7,5,3,1]).
1
Set analog column 4 input to analog column 5 input mux output (P0[6,4,2,0]).
Individual Register Names and Addresses:
1,7Bh
ACE_ABF_CR0: 1,7Bh
2L* Column
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
ACE1Mux
ACE0Mux
* This register is only available for CY8C28xxx devices that have E-type analog blocks. This register is reserved for CY8C28x03, CY8C28x23, and
CY8C28x43 devices.
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...