252
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
ACE_CMP_CR1
1,77h
13.3.32
ACE_CMP_CR1
Analog Type-E Comparator Bus 1 Register
This register is used to override the analog column comparator synchronization for analog columns 4 and 5.
By default, the analog comparator bus is synchronized by the column clock and driven to the digital comparator bus for use in
the digital array and the interrupt controller. The CLDIS bits are used to bypass the synchronization. This bypass mode can be
used in power down operation to wake the device out of sleep, as a result of an analog column interrupt.
Note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits should always
be written with a value of ‘0’. For additional information,
see “Register Definitions” on page 452
Analog System chapter.
5
CLDIS[5]
Controls the comparator output latch, column 5.
0
Comparator bus synchronization is enabled.
1
Comparator bus synchronization is disabled.
4
CLDIS[4]
Controls the comparator output latch, column 4.
0
Comparator bus synchronization is enabled.
1
Comparator bus synchronization is disabled.
Individual Register Names and Addresses:
1,77h
ACE_CMP_CR1: 1,77h
2L* Column
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
CLDIS[5
CLDIS[4]
* This register is only available for CY8C28xxx devices that have E-type analog blocks. This register is reserved for CY8C28x03, CY8C28x23, and CY8C28x43
devices.
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...