MC96FM204/FM214
154
April 7, 2016 Ver. 1.8
FMCR (Flash Mode Control Register) : FEH
7
6
5
4
3
2
1
0
FMBUSY
–
–
–
–
FMCR2
FMCR1
FMCR0
R
–
–
–
–
R/W
R/W
R/W
Initial value : 00H
FMBUSY
Flash Mode Busy Bit. This bit will be used for only debugger.
0
No effect when
“1” is written
1
Busy
FMCR[2:0]
Flash Mode Control Bits. During a flash mode operation, the CPU is
hold and the global interrupt is on disable state regardless of the IE.7
(EA) bit.
FMCR2
FMCR1
FMCR0
Description
0
0
1
Select flash page buffer reset mode
and start regardless of the FIDR
value (Clear all 32bytes to
‘0’)
0
1
0
Select flash sector erase mode and
start operation when the
FIDR=
”10100101b’
0
1
1
Select flash sector write mode and
start operation when the
FIDR=
”10100101b’
1
0
0
Select flash sector hard lock and
start operation when the
FIDR=
”10100101b’
Others Values: No operation
(These bits are automatically cleared to logic
‘00H’ immediately after
one time operation)
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...