MC96FM204/FM214
124
April 7, 2016 Ver. 1.8
ADCCRL (A/D Converter Counter Low Register) : B0H
7
6
5
4
3
2
1
0
STBY
ADST
ADCIFR
AFLAG
ADSEL3
ADSEL2
ADSEL1
ADSEL0
R/W
R/W
R/W
R
R/W
R/W
R/W
R/W
Initial value : 00H
STBY
Control Operation of A/D
(The ADC module is automatically disabled at stop mode)
0
ADC module disable
1
ADC module enable
ADST
Control Trigger Signal for A/D Conversion stop/start.
0
No effect
1
Trigger signal generation for conversion start
ADCIFR
When ADC Interrupt occurs, this bit becomes
‘1’. For clearing bit, write
‘0’ to this bit or auto clear by INT_ACK signal.
0
ADC Interrupt no generation
1
ADC Interrupt generation
AFLAG
A/D Converter Operation State (This bit is cleared to
‘0’ when the STBY
bit is set to
‘0’ or when the CPU is at STOP mode)
0
During A/D Conversion
1
A/D Conversion finished
ADSEL[3:0]
A/D Converter input selection
ADSEL3
ADSEL2 ADSEL1 ADSEL0 Description
0
0
0
0
AN0
0
0
0
1
AN1
0
0
1
0
AN2
0
0
1
1
AN3
0
1
0
0
AN4
0
1
0
1
AN5
0
1
1
0
AN6
0
1
1
1
AN7
1
0
0
0
Output of OP-AMP 0
1
0
0
1
Output of OP-AMP 1
Other values: Not available
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...