MC96FM204/FM214
April 7, 2016 Ver. 1.8
91
T0CR (Timer 0 Control Register) : B2H
7
6
5
4
3
2
1
0
T0EN
–
–
T0IFR
T0CK2
T0CK1
T0CK0
T0CC
R/W
–
–
R/W
R/W
R/W
R/W
R/W
Initial value : 00H
T0EN
Control Timer 0
0
Timer 0 disable
1
Timer 0 enable
T0IFR
When T0 Interrupt occurs, this bit becomes
‘1’. For clearing bit, write ‘0’
to this bit or auto clear by INT_ACK signal.
0
T0 Interrupt no generation
1
T0 Interrupt generation
T0CK[2:0]
Select Timer 0 clock source. fx is a system clock frequency
T0CK2
T0CK1 T0CK0 Description
0
0
0
fx/4096
0
0
1
fx/1024
0
1
0
fx/256
0
1
1
fx/64
1
0
0
fx/16
1
0
1
fx/4
1
1
0
fx/1
1
1
1
Not used
T0CC
Clear timer 0 Counter
0
No effect
1
Clear the Timer 0 counter (When write, automatically cleared
“0” after being cleared counter)
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...