MC96FM204/FM214
106
April 7, 2016 Ver. 1.8
11.6.4 16-Bit PPG Mode
The timer 2 has a PPG (Programmable Pulse Generation) function. In PPG mode, T2O/PWM2O pin outputs
up to 16-bit resolution PWM output. This pin should be configured as a PWM output by setting PFSR17
to ‘1’ .
The period of the PWM output is determined by the T2ADRH/T2ADRL. And the duty of the PWM output is
determined by the T2BDRH/T2BDRL.
T2MS[1:0]
T2POL
Reload
A Match
T2CC
T2EN
P
r
e
s
c
a
l
e
r
fx
M
U
X
fx/2
fx/4
fx/64
fx/512
fx/2048
fx/8
fx/1
Comparator
16-bit Counter
T2CNTH/T2CNTL
16-bit B Data Register
T2BDRH/T2BDRL
Clear
B Match
Edge
Detector
T2ECE
EC2
Buffer Register B
Comparator
16-bit A Data Register
T2ADRH/T2ADRL
T2IFR
INT_ACK
Clear
To interrupt
block
A Match
Buffer Register A
Reload
Pulse
Generator
T2O/
PWM2O
R
T2EN
3
T2CK[2:0]
2
A Match
T2CC
T2EN
A Match
T2CC
T2EN
T2EN
T2CRH
1
ADDRESS:C3H
INITIAL VALUE : 0000_0000B
–
T2MS1
T2MS0
–
–
–
T2CC
–
1
1
–
–
–
X
T2CK2
T2CRL
X
ADDRESS:C2H
INITIAL VALUE : 0000_0000B
T2CK1
T2CK0
T2IFR
–
T2POL
T2ECE T2CNTR
X
X
X
–
X
X
X
NOTE) The T2EN is automatically cleared to logic
“0” after one pulse is generated at a PPG one-shot mode.
Figure 11.21 16-Bit PPG Mode for Timer 2
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...