MC96FM204/FM214
April 7, 2016 Ver. 1.8
131
12.4 STOP Mode
The power control register is set to ‘03H’ to enter the STOP Mode. In the stop mode, the selected oscillator,
system clock and peripheral clock is stopped. With the clock frozen, all functions are stopped, but the on-chip
RAM and control registers are held.
The source for exit from STOP mode is hardware reset and interrupts. The reset re-defines all the control
registers.
When exit from STOP mode, enough oscillation stabilization time is required to normal operation. Figure 12.2
shows the timing diagram. When released from STOP mode, the Basic interval timer is activated on wake-up.
Therefore, before STOP instruction, user must be set its relevant prescale divide ratio to have long enough time.
This guarantees that oscillator has started and stabilized.
Figure 12.2 STOP Mode Release Timing by External Interrupt
OSC
CPU Clock
External
Interrupt
Normal Operation
BIT Counter
STOP Operation
Normal Operation
Release
STOP Instruction
Execute
Clear & Start
By Software setting
Before executed STOP instruction, BIT must be set
properly by software to get stabilization.
n
n+1
n+2
n+3
FF
0
1
1
2
FE
0
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...