RX Top Register Map
725
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.13.47 Register 1A7h (offset = 1A7h) [reset = 0h]
Figure 2-1459. Register 1A7h
7
6
5
4
3
2
1
0
RX_DDC_BAND1_NCO1_FCW[31:24]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1472. Register 1A7 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
RX_DDC_BAND1_
NCO1_FCW[31:24]
R/W
0h
Frequency control word (FCW) for nco1 of band1.
The System Configuration Macros automatically configure this.
2.13.48 Register 1E0h (offset = 1E0h) [reset = 0h]
Figure 2-1460. Register 1E0h
7
6
5
4
3
2
1
0
RX_DDC_BAND1_NCO0_PHASE_OFFSET[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1473. Register 1E0 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
RX_DDC_BAND1_
NCO0_PHASE_OF
FSET[7:0]
R/W
0h
Offset phase for nco0 of band1
2.13.49 Register 1E1h (offset = 1E1h) [reset = 0h]
Figure 2-1461. Register 1E1h
7
6
5
4
3
2
1
0
RX_DDC_BAND1_NCO0_PHASE_OFFSET[15:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1474. Register 1E1 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
RX_DDC_BAND1_
NCO0_PHASE_OF
FSET[15:8]
R/W
0h
Offset phase for nco0 of band1
2.13.50 Register 1E2h (offset = 1E2h) [reset = 0h]
Figure 2-1462. Register 1E2h
7
6
5
4
3
2
1
0
RX_DDC_BAND1_NCO1_PHASE_OFFSET[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset