JESD_SUBCHIP Register Map
175
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
Table 2-69. Register 3B Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2-0
MUX_SEL_RXD_B
2_I_FOR_2R1F_A
B
R/W
7h
TO CONTROL DATA GOING TO 2R1F_AB i.e.
STX1,STX2,STX3,STX4 (assuming no lane-mux)
Selects the ddc stream that is to be routed to jesd 2R1F
instance0 rxd_2
0 : b1_rxa_i/rxa_i_s0
1 : b2_rxa_i/rxa_i_s1
2 : b1_rxb_i/rxb_i_s0
3 : b2_rxb_i/rxb_i_s1
4 : b1_rxc_i/rxc_i_s0
5 : b2_rxc_i/rxc_i_s1
6 : b1_rxd_i/rxd_i_s0
7 : b2_rxd_i/rxd_i_s1
Using LATTE to configure this register is recommended.
2.3.26 Register 40h (offset = 40h) [reset = 0h]
Figure 2-67. Register 40h
7
6
5
4
3
2
1
0
MUX_SEL_RXC_B1_Q_FOR_2R1F_CD
MUX_SEL_RXC_B1_I_FOR_2R1F_CD
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-70. Register 40 Field Descriptions
Bit
Field
Type
Reset
Description
6-4
MUX_SEL_RXC_B
1_Q_FOR_2R1F_
CD
R/W
0h
TO CONTROL DATA GOING TO 2R1F_CD i.e.
STX5,STX6,STX7,STX8 (assuming no lane-mux)
Selects the ddc stream that is to be routed to jesd 2R1F
instance1 rxc_1
0 : b1_rxc_q/rxc_q_s0
1 : b2_rxc_q/rxc_q_s1
2 : b1_rxd_q/rxd_q_s0
3 : b2_rxd_q/rxd_q_s1
4 : b1_rxa_q/rxa_q_s0
5 : b2_rxa_q/rxa_q_s1
6 : b1_rxb_q/rxb_q_s0
7 : b2_rxb_q/rxb_q_s1
Using LATTE to configure this register is recommended.
2-0
MUX_SEL_RXC_B
1_I_FOR_2R1F_C
D
R/W
0h
TO CONTROL DATA GOING TO 2R1F_CD i.e.
STX5,STX6,STX7,STX8 (assuming no lane-mux)
Selects the ddc stream that is to be routed to jesd 2R1F
instance1 rxc_0
0 : b1_rxc_i/rxc_i_s0
1 : b2_rxc_i/rxc_i_s1
2 : b1_rxd_i/rxd_i_s0
3 : b2_rxd_i/rxd_i_s1
4 : b1_rxa_i/rxa_i_s0
5 : b2_rxa_i/rxa_i_s1
6 : b1_rxb_i/rxb_i_s0
7 : b2_rxb_i/rxb_i_s1
Using LATTE to configure this register is recommended.
2.3.27 Register 41h (offset = 41h) [reset = 22h]
Figure 2-68. Register 41h
7
6
5
4
3
2
1
0
MUX_SEL_RXC_B2_Q_FOR_2R1F_CD
MUX_SEL_RXC_B2_I_FOR_2R1F_CD
R/W-2h
R/W-2h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset