FB Top Register Map
935
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.14.250 Register 561h (offset = 561h) [reset = 0h]
Figure 2-2133. Register 561h
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_PHASE1
8[9:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2147. Register 561 Field Descriptions
Bit
Field
Type
Reset
Description
1-0
FB_AGC_BAND0_
LNA_PHASE18[9:8
]
R/W
0h
LNA Phase for Band0 for temp index 18 in case of External
LNA Control , Phase for DVGA Index 18 in case of External
DVGA control
2.14.251 Register 562h (offset = 562h) [reset = 0h]
Figure 2-2134. Register 562h
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_PHASE19[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2148. Register 562 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
FB_AGC_BAND0_
LNA_PHASE19[7:0
]
R/W
0h
LNA Phase for Band0 for temp index 19 in case of External
LNA Control , Phase for DVGA Index 19 in case of External
DVGA control
2.14.252 Register 563h (offset = 563h) [reset = 0h]
Figure 2-2135. Register 563h
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_PHASE1
9[9:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2149. Register 563 Field Descriptions
Bit
Field
Type
Reset
Description
1-0
FB_AGC_BAND0_
LNA_PHASE19[9:8
]
R/W
0h
LNA Phase for Band0 for temp index 19 in case of External
LNA Control , Phase for DVGA Index 19 in case of External
DVGA control
2.14.253 Register 564h (offset = 564h) [reset = 0h]
Figure 2-2136. Register 564h
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_PHASE20[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset