FB Top Register Map
911
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.14.166 Register 4CDh (offset = 4CDh) [reset = 0h]
Figure 2-2049. Register 4CDh
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_GAIN8[10:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2063. Register 4CD Field Descriptions
Bit
Field
Type
Reset
Description
2-0
FB_AGC_BAND0_
LNA_GAIN8[10:8]
R/W
0h
LNA Gain for Band0 for temp index 8 in case of External LNA
Control , Gain for DVGA Index 8 in case of External DVGA
control
2.14.167 Register 4CEh (offset = 4CEh) [reset = 0h]
Figure 2-2050. Register 4CEh
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_GAIN9[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2064. Register 4CE Field Descriptions
Bit
Field
Type
Reset
Description
7-0
FB_AGC_BAND0_
LNA_GAIN9[7:0]
R/W
0h
LNA Gain for Band0 for temp index 9 in case of External LNA
Control , Gain for DVGA Index 9 in case of External DVGA
control
2.14.168 Register 4CFh (offset = 4CFh) [reset = 0h]
Figure 2-2051. Register 4CFh
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_GAIN9[10:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2065. Register 4CF Field Descriptions
Bit
Field
Type
Reset
Description
2-0
FB_AGC_BAND0_
LNA_GAIN9[10:8]
R/W
0h
LNA Gain for Band0 for temp index 9 in case of External LNA
Control , Gain for DVGA Index 9 in case of External DVGA
control
2.14.169 Register 4D0h (offset = 4D0h) [reset = 0h]
Figure 2-2052. Register 4D0h
7
6
5
4
3
2
1
0
FB_AGC_BAND0_LNA_GAIN10[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset