ADC JESD Register Map
455
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
Table 2-706. Register 120 Field Descriptions
Bit
Field
Type
Reset
Description
7-6
0
R/W
0h
Must read or write 0
5-4
CTRL_RX3_RX4_
MSF_SIG_INVALI
D
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for data pipeline stages
3-2
CTRL_RX2_MSF_
SIG_INVALID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for data pipeline stages
1-0
CTRL_RX1_MSF_
SIG_INVALID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for data pipeline stages
2.5.206 Register 121h (offset = 121h) [reset = 0h]
Figure 2-702. Register 121h
7
6
5
4
3
2
1
0
0
0
0
0
CTRL_FB2_MSF_SIG_INVALID
CTRL_FB1_MSF_SIG_INVALID
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-707. Register 121 Field Descriptions
Bit
Field
Type
Reset
Description
7-4
0
R/W
0h
Must read or write 0
3-2
CTRL_FB2_MSF_
SIG_INVALID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for data pipeline stages
1-0
CTRL_FB1_MSF_
SIG_INVALID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for data pipeline stages
2.5.207 Register 122h (offset = 122h) [reset = 0h]
Figure 2-703. Register 122h
7
6
5
4
3
2
1
0
0
0
CTRL_TDD_FB_MAPPER_SIG_I
NVALID
CTRL_TDD_RX2_MAPPER_SIG
_INVALID
CTRL_TDD_RX1_MAPPER_SIG
_INVALID
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-708. Register 122 Field Descriptions
Bit
Field
Type
Reset
Description
7-6
0
R/W
0h
Must read or write 0
5-4
CTRL_TDD_FB_M
APPER_SIG_INVA
LID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for fb mapper
3-2
CTRL_TDD_RX2_
MAPPER_SIG_INV
ALID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for rx2 mapper
1-0
CTRL_TDD_RX1_
MAPPER_SIG_INV
ALID
R/W
0h
When set to 2'b10, all functional data invalid is forced to zero
for rx1 mapper