RX Top Register Map
768
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.13.186 Register 4CEh (offset = 4CEh) [reset = 0h]
Figure 2-1598. Register 4CEh
7
6
5
4
3
2
1
0
RX_AGC_BAND0_LNA_GAIN9[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1611. Register 4CE Field Descriptions
Bit
Field
Type
Reset
Description
7-0
RX_AGC_BAND0_
LNA_GAIN9[7:0]
R/W
0h
LNA Gain for Band0 for temp index 9 in case of External LNA
Control , Gain for DVGA Index 9 in case of External DVGA
control
2.13.187 Register 4CFh (offset = 4CFh) [reset = 0h]
Figure 2-1599. Register 4CFh
7
6
5
4
3
2
1
0
RX_AGC_BAND0_LNA_GAIN9[10:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1612. Register 4CF Field Descriptions
Bit
Field
Type
Reset
Description
2-0
RX_AGC_BAND0_
LNA_GAIN9[10:8]
R/W
0h
LNA Gain for Band0 for temp index 9 in case of External LNA
Control , Gain for DVGA Index 9 in case of External DVGA
control
2.13.188 Register 4D0h (offset = 4D0h) [reset = 0h]
Figure 2-1600. Register 4D0h
7
6
5
4
3
2
1
0
RX_AGC_BAND0_LNA_GAIN10[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1613. Register 4D0 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
RX_AGC_BAND0_
LNA_GAIN10[7:0]
R/W
0h
LNA Gain for Band0 for temp index 10 in case of External
LNA Control , Gain for DVGA Index 10 in case of External
DVGA control
2.13.189 Register 4D1h (offset = 4D1h) [reset = 0h]
Figure 2-1601. Register 4D1h
7
6
5
4
3
2
1
0
RX_AGC_BAND0_LNA_GAIN10[10:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset