JESD_SUBCHIP Register Map
225
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.3.120 Register CAh (offset = CAh) [reset = E4h]
Figure 2-161. Register CAh
7
6
5
4
3
2
1
0
DAC_JESD_SYNC_N3_MUX_S
EL
DAC_JESD_SYNC_N2_MUX_S
EL
DAC_JESD_SYNC_N1_MUX_S
EL
DAC_JESD_SYNC_N0_MUX_S
EL
R/W-3h
R/W-2h
R/W-1h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-164. Register CA Field Descriptions
Bit
Field
Type
Reset
Description
7-6
DAC_JESD_SYNC
_N3_MUX_SEL
R/W
3h
Select which set of lanes dac_jesd sync_n pin to be sent on
sync_n3 pin
0 : lane01_sync_n
1 : lane23_sync_n
2 : lane45_sync_n
3 : lane67_sync_n
5-4
DAC_JESD_SYNC
_N2_MUX_SEL
R/W
2h
Select which set of lanes dac_jesd sync_n pin to be sent on
sync_n2 pin
0 : lane01_sync_n
1 : lane23_sync_n
2 : lane45_sync_n
3 : lane67_sync_n
3-2
DAC_JESD_SYNC
_N1_MUX_SEL
R/W
1h
Select which set of lanes dac_jesd sync_n pin to be sent on
sync_n1 pin
0 : lane01_sync_n
1 : lane23_sync_n
2 : lane45_sync_n
3 : lane67_sync_n
1-0
DAC_JESD_SYNC
_N0_MUX_SEL
R/W
0h
Select which set of lanes dac_jesd sync_n pin to be sent on
sync_n0 pin
0 : lane01_sync_n
1 : lane23_sync_n
2 : lane45_sync_n
3 : lane67_sync_n
2.3.121 Register CCh (offset = CCh) [reset = 0h]
Figure 2-162. Register CCh
7
6
5
4
3
2
1
0
MUX_SEL_FOR_TXA_B0_Q
MUX_SEL_FOR_TXA_B0_I
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset