DAC JESD Register Map
336
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
Table 2-433. Register 101 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
ALARMS_CLEAR[
15:8]
R/W
0h
Clear 'alarms' register to the alarm pin; Alarms won't be
generated if '1' so it must be programmed to '0' for alarms to
continue.
[8] = SRX1/5 LOS indicator
[9] = SRX2/6 LOS indicator
[10]= SRX3/7 LOS indicator
[11]= SRX4/8 LOS indicator
[12]= SRX1/5 Serdes-FIFO error
[13]= SRX2/6 Serdes-FIFO error
[14]= SRX3/7 Serdes-FIFO error
[15]= SRX4/8 Serdes-FIFO error
Note: Refer to the TI application note for details on error
interpretation.
2.4.201 Register 102h (offset = 102h) [reset = 0h]
Figure 2-430. Register 102h
7
6
5
4
3
2
1
0
ALARMS_CLEAR[23:16]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-434. Register 102 Field Descriptions
Bit
Field
Type
Reset
Description
7-0
ALARMS_CLEAR[
23:16]
R/W
0h
Clear 'alarms' register to the alarm pin; Alarms won't be
generated if '1' so it must be programmed to '0' for alarms to
continue.
[23:16] = TIED to 0
Note: Refer to the TI application note for details on error
interpretation.
2.4.202 Register 103h (offset = 103h) [reset = 0h]
Figure 2-431. Register 103h
7
6
5
4
3
2
1
0
ALARMS_CLEAR[31:24]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset