DAC JESD Register Map
359
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.4.239 Register 128h (offset = 128h) [reset = 0h]
Figure 2-468. Register 128h
7
6
5
4
3
2
1
0
DIRECT_LANE
3_ERRORS_T
O_PAP_EN
DIRECT_LANE
2_ERRORS_T
O_PAP_EN
DIRECT_LANE
1_ERRORS_T
O_PAP_EN
DIRECT_LANE
0_ERRORS_T
O_PAP_EN
MASK_ALL_AL
ARMS_TO_PA
P
CLEAR_ALL_A
LARMS_TO_P
AP
MASK_ALL_AL
ARMS
CLEAR_ALL_A
LARMS
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-472. Register 128 Field Descriptions
Bit
Field
Type
Reset
Description
7-7
DIRECT_LANE3_E
RRORS_TO_PAP_
EN
R/W
0h
Enable pulsed alarms from lane3 to generate alarm to pap
6-6
DIRECT_LANE2_E
RRORS_TO_PAP_
EN
R/W
0h
Enable pulsed alarms from lane2 to generate alarm to pap
5-5
DIRECT_LANE1_E
RRORS_TO_PAP_
EN
R/W
0h
Enable pulsed alarms from lane1 to generate alarm to pap
4-4
DIRECT_LANE0_E
RRORS_TO_PAP_
EN
R/W
0h
Enable pulsed alarms from lane0 to generate alarm to pap
3-3
MASK_ALL_ALAR
MS_TO_PAP
R/W
0h
Masks all DAC_JESD alarms reaching pap-alarsm when
asserted
2-2
CLEAR_ALL_ALA
RMS_TO_PAP
R/W
0h
Clears all DAC_JESD alarms reaching pap-alarms when
asserted
1-1
MASK_ALL_ALAR
MS
R/W
0h
Masks all DAC_JESD alarms reaching pin when asserted
0-0
CLEAR_ALL_ALA
RMS
R/W
0h
Clears all DAC_JESD alarms reaching pin when asserted
2.4.240 Register 12Ah (offset = 12Ah) [reset = 10h]
Figure 2-469. Register 12Ah
7
6
5
4
3
2
1
0
LANE_ERRORS_PULSE_EXPANSION_COUNT_LANE01
R/W-10h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-473. Register 12A Field Descriptions
Bit
Field
Type
Reset
Description
5-0
LANE_ERRORS_P
ULSE_EXPANSIO
N_COUNT_LANE0
1
R/W
10h
width of pulse-expansion of lane errors from lanes[0:1]/[4:5]