Section 4 Clock Pulse Generator (CPG)
Rev. 3.00 Sep. 27, 2007 Page 60 of 758
REJ09B0243-0300
Table 4.4
Frequency Division Ratios Specifiable with FRQCR
FRQCR Division Ratio
Setting
Clock Ratio
Clock Frequency (MHz)
*
PLL
Multipli-
cation
Ratio I
φ
B
φ
P
φ
MP
φ
I
φ
B
φ
P
φ
MP
φ
Input
Clock
I
φ
B
φ
P
φ
MP
φ
×
8
1/8
1/8
1/8
1/8
1 1 1 1 10
10
10 10
10
1/4
1/8
1/8
1/8
2 1 1 1 10
20
10 10
10
1/4
1/4
1/4
1/4
2 2 2 2 10
20
20 20
20
1/2
1/4
1/4
1/4
4 2 2 2 10
40
20 20
20
1/2
1/2
1/2
1/2
4 4 4 4 10
40
40 40
40
1/8
1/8
1/8
1/8
1 1 1 1 12.5 12.5
12.5
12.5
12.5
1/4
1/8
1/8
1/8
2 1 1 1 12.5 25
12.5
12.5
12.5
1/4
1/4
1/4
1/4
2 2 2 2 12.5 25
25 25
25
1/2
1/4
1/4
1/4
4 2 2 2 12.5 50
25 25
25
Notes:
*
Clock frequencies when the input clock frequency is assumed to be the shown value.
The internal clock (I
φ
) frequency must be 10 to 50 MHz and the peripheral clock (P
φ
)
frequency must be 10 to 40 MHz. The bus clock (B
φ
) frequency must be equal to the
peripheral clock (P
φ
) frequency.
1. The PLL multiplication ratio is fixed at
×
8. The division ratio can be selected from
×
1/2,
×
1/4, and
×
1/8 for each clock by the setting in the frequency control register.
2. The output frequency of the PLL circuit is the product of the frequency of the input from
the crystal resonator or EXTAL pin and the multiplication ratio (
×
8) of the PLL circuit.
3. The input to the divider is always the output from the PLL circuit.
4. The internal clock (I
φ
) frequency is the product of the frequency of the input from the
crystal resonator or EXTAL pin, the multiplication ratio (
×
8) of the PLL circuit, and the
division ratio of the divider. The resultant frequency must be a maximum of 50 MHz
(maximum operating frequency).
5. The peripheral clock (P
φ
) frequency is the product of the frequency of the input from the
crystal resonator or EXTAL pin, the multiplication ratio (
×
8) of the PLL circuit, and the
division ratio of the divider. The resultant frequency must be a maximum of 40 MHz.
6. When using the MTU2, the MTU2 clock (MP
φ
) frequency must be equal to or higher
than the peripheral clock frequency (P
φ
). The MTU2 clock (MP
φ
) frequency are the
product of the frequency of the input from the crystal resonator or EXTAL pin, the
multiplication ratio (
×
8) of the PLL circuit, and the division ratio of the divider.
7. The frequency of the CK pin is always be equal to the bus clock (B
φ
) frequency.
8. The bus clock (B
φ
) frequency must be equal to the peripheral clock (P
φ
) frequency.
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...